Roll No. ..... ## 24487 # B. Tech 7th Semester (CSE) Examination – May, 2018 ### ADVANCED COMPUTER ARCHITECTURE Paper: CSE-401-F Time: Three Hours ] [ Maximum Marks: 100 Before answering the questions, candidates should ensure that they have been supplied the correct and complete question paper. No complaint in this regard, will be entertained after examination. Note: Attempt five questions, selecting one question from each Unit. Question No. 1 is compulsory. 1. Explain the following: 20 - (i) Microprogramming - (ii) Cache Environment - (iii) RAM - (iv) Vector Memory | 2 | Explain the following: | | | | | | | | | |------|---------------------------------------------------------------|---------------------------------------------------------------------------|-------------|--|--|--|--|--|--| | | (i) | Load-store Architecture | | | | | | | | | | , (ii) | (ii) Register Memory Architecture (iii) Register plus Memory Architecture | | | | | | | | | | (iii) | | | | | | | | | | | (iv) | (iv) Memory Space | | | | | | | | | 3. | (i) What do you mean by virtual to Real Mapping ?<br>Explain. | | | | | | | | | | | (ii) | Give a complete description about process | | | | | | | | | | (11) | Evaluation Matrix. | essor<br>10 | | | | | | | | | | UNIT – II | | | | | | | | | 4. | Des | scribe the following: | 20 | | | | | | | | | (i) | Harvard's Architecture | | | | | | | | | | (ii) | On chip Caches | | | | | | | | | | (iii) | Split Cache | | | | | | | | | 5. | Exp | lain the following: | 20 | | | | | | | | | (i) | Overlapping the T-cycle in V-R Translation | | | | | | | | | | | Cache Environment | | | | | | | | | 2448 | 7-125 | i0-(P-3)(Q-9)(18) (2) | | | | | | | | #### UNIT - III | | Describe | the | models | of | Simple | Processor | Memory | |--|------------|-----|--------|----|--------|-----------|--------| | | Interactio | n. | | | | | 20 | | | | | | | | | | 7. Explain the following: 20 - (i) Processor with cache - (ii) The Physical Memory #### UNIT - IV - (i) What do you mean by multiple Issue Processor? Explain. - Define vector processor. Explain the basic vector processor Architecture. - What do you mean by memory coherence in shared memory Multiprocessor. Explain.